91精品国产91久久久久久_国产精品二区一区二区aⅴ污介绍_一本久久a久久精品vr综合_亚洲视频一区二区三区

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

代寫CS 2410 Computer Architecture

時間:2024-03-24  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machines
elements.cs.pitt.edu
For example, the command: ssh <username>@ elements.cs.pitt.edu
Note that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:代寫INFO20003、代做SQL語言編程
  • 下一篇:菲律賓旅行證價格(補辦旅行證需要多少錢)
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業/產品研發/客戶要求/設計優化
    有限元分析 CAE仿真分析服務-企業/產品研發
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    91精品国产91久久久久久_国产精品二区一区二区aⅴ污介绍_一本久久a久久精品vr综合_亚洲视频一区二区三区
    色婷婷亚洲综合| 一区二区三区不卡在线观看| 欧美日韩黄视频| 91国偷自产一区二区三区成为亚洲经典 | 日韩电影在线一区| 五月天欧美精品| 日韩av一二三| 精品无人区卡一卡二卡三乱码免费卡| 日韩国产在线一| 青娱乐精品视频| 国产精品一区二区91| 91在线无精精品入口| 国产91在线观看| 91丨porny丨蝌蚪视频| 91美女蜜桃在线| 黄色亚洲大片免费在线观看| 亚洲精品乱码视频| 亚洲欧美不卡| 欧美影院一区二区| 日韩一区二区视频| 国产欧美中文在线| 亚洲综合精品自拍| 国产一区二区三区免费看| 成人av网站在线| 国内精品久久国产| 乱人伦精品视频在线观看| 欧美三级在线播放| 久久九九国产精品| 一级中文字幕一区二区| 精品一区二区三区香蕉蜜桃| 不卡一区二区三区四区| 在线观看成人av| 欧美午夜精品一区| 国产丝袜欧美中文另类| 亚洲第一av色| 国产91露脸合集magnet | 91精品福利视频| 精品国产乱码久久久久久浪潮| 中文字幕av一区二区三区高 | 欧美日韩在线精品一区二区三区| 亚洲一区三区视频在线观看| 777亚洲妇女| 亚洲欧美日韩小说| 国内一区二区视频| 激情久久一区| 欧美日韩三级在线| 中文字幕亚洲一区二区av在线 | av电影在线观看完整版一区二区| 国产久一道中文一区| 欧美第一区第二区| 五月婷婷久久综合| 欧美在线高清| 欧美日韩你懂得| 亚洲欧美日韩精品久久久久| 国产精品白丝av| 国产精品一区二区你懂得| 欧美一区二区观看视频| 亚洲图片一区二区| 91网址在线看| 欧美精品精品一区| 亚洲韩国精品一区| 欧美日韩精品免费观看视一区二区| 欧美唯美清纯偷拍| 一区二区欧美精品| 欧美日韩精品不卡| 91精品国产综合久久小美女| 亚洲第四色夜色| 精品9999| 久久精品夜夜夜夜久久| 国模娜娜一区二区三区| 久久精品亚洲一区二区| 中文字幕永久在线不卡| 99精品国产一区二区三区不卡 | 丝袜亚洲另类欧美| 亚洲伦伦在线| 中文字幕欧美区| 白白色亚洲国产精品| 欧美色倩网站大全免费| 亚洲国产欧美日韩另类综合| 伊人久久综合| 欧美韩日一区二区三区| www.激情成人| 日韩欧美在线网站| 国产剧情在线观看一区二区| 91精品1区2区| 日韩电影在线一区| 色婷婷av一区二区三区软件| 亚洲一级不卡视频| 国产精品女主播一区二区三区| 国产精品区一区二区三| 欧美日韩高清在线一区| 久久久99久久| 99精品一区二区三区| 欧美大白屁股肥臀xxxxxx| 国产高清久久久| 337p亚洲精品色噜噜噜| 国产大陆a不卡| 欧美一区二区播放| 国产伦精一区二区三区| 91麻豆精品国产综合久久久久久 | 国内视频一区| 亚洲男同1069视频| 99在线精品视频在线观看| 1000部国产精品成人观看| 国产精品mv在线观看| 亚洲欧美综合色| 海角社区69精品视频| 国产亚洲成aⅴ人片在线观看 | 久久综合五月| 精品一区二区三区久久久| 在线电影院国产精品| 粉嫩嫩av羞羞动漫久久久| 久久一夜天堂av一区二区三区| 99国产一区二区三精品乱码| 日本一区二区三区高清不卡| 精品白丝av| 亚洲成人精品影院| 欧美婷婷六月丁香综合色| 国产精品一区二区久久精品爱涩| 日韩一级完整毛片| 国产精品videosex极品| 亚洲午夜成aⅴ人片| 欧美熟乱第一页| 成人国产免费视频| 中文字幕亚洲区| 在线日韩国产精品| 不卡av在线免费观看| 亚洲四区在线观看| 亚洲免费在线看| 色欲综合视频天天天| 国产成人免费视频| 久久精品一区二区三区av| 在线成人黄色| 国产制服丝袜一区| 欧美—级在线免费片| 久久人人97超碰国产公开结果| 国产大陆精品国产| 亚洲区小说区图片区qvod| 欧美熟乱第一页| 亚洲午夜久久久久久尤物| 日韩精彩视频在线观看| 欧美成人女星排名| 国产精品资源| 成人高清在线视频| 亚洲国产aⅴ天堂久久| 欧美不卡一二三| 国产亚洲综合精品| www.综合网.com| 五月婷婷激情综合网| 久久综合资源网| 色美美综合视频| 欧美日韩一区二区三区免费| 久久国产精品99久久人人澡| 国产精品伦一区| 91精品国产综合久久国产大片| 黄色国产精品一区二区三区| 韩国一区二区在线观看| 亚洲人成网站影音先锋播放| 欧美一区二区在线免费观看| 国产免费成人| 欧美aⅴ99久久黑人专区| 蜜桃av一区二区在线观看| 亚洲欧洲精品成人久久奇米网| 91精品视频网| 久久一综合视频| 在线看片成人| 欧美一区二区三区另类| 精品影院一区二区久久久| 一区二区国产盗摄色噜噜| 久久久久国产一区二区三区四区| 欧美性大战xxxxx久久久| 精品999日本| 91免费版在线| 国产福利一区二区| 日av在线不卡| 亚洲一区中文日韩| 国产精品理伦片| 久久久精品欧美丰满| 日韩一区二区免费高清| 一本色道久久综合狠狠躁的推荐| 色婷婷久久综合| 99国产精品| 在线观看一区欧美| 欧美精品国产一区二区| 成人av网站在线| 成人一区二区视频| 国产美女视频91| 国内精品视频666| 狠狠色综合日日| 日韩精品视频网| 五月天亚洲精品| 亚洲超碰精品一区二区| 玉足女爽爽91| 一区二区三区蜜桃| 亚洲欧美另类久久久精品2019| 国产精品天美传媒| 国产午夜亚洲精品羞羞网站| 久久一区二区三区国产精品| 欧美精品一区二区三区四区| 日韩一区二区免费在线观看|